# Intel® System Debugger 2017 for System Debug Installation Guide and Release Notes Installation Guide and Release Notes for Windows\* host 4 May 2017 ## **Table of Contents** | 1 | Intr | oduction | 6 | |-----|------|---------------------------------------------------|----| | 1.1 | Ted | chnical Support and Documentation | 6 | | 1.2 | Pro | oduct Contents | 7 | | 2 | Wh | nat's New in Intel® System Debugger 2017 Update 3 | 8 | | 2.1 | Ne | w Features | 8 | | 2.2 | Bu | g Fixes | 8 | | 3 | Sys | stem Requirements | 8 | | 3.1 | Ho | st Software Requirements | 8 | | 3.2 | Tai | rget Software Requirements | 9 | | 3.3 | Ho | st Hardware Requirements | 9 | | 3.4 | Tai | rget Hardware Requirements | 9 | | 3.5 | Ord | dering JTAG Device for Intel® System Debugger | 10 | | 3. | .5.1 | Intel® ITP-XDP3 | 10 | | 3 | .5.2 | Intel® SVT Closed Chassis Adapter | 11 | | 3. | 5.3 | TinCanTools* FLYSWATTER2 | . 11 | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 3. | 5.4 | Olimex* ARM-USB-OCD-H | . 11 | | 4 | Ins | tallation | . 12 | | 4.1 | Ins | talling JAVA Runtime Environment (JRE) | . 12 | | 4.2 | No | te on Microsoft* Visual Studio generated UEFI debug | . 12 | | 4.3 | Pro | oduct Installation (Online Installer) | . 12 | | 4.4 | Pro | oduct Installation (Full Product) | . 13 | | 4.5 | Ins | talling Intel® XDP3 JTAG Probe | . 13 | | 4.6 | Un | installing the Product | . 13 | | 5 | Inte | el® System Debugger Usage Notes | . 13 | | 5.1 | Sta | arting the Debugger | . 13 | | 5. | 1.1 | Using Windows* start menu | . 13 | | 5. | 1.2 | Using startup scripts in installation directory | . 15 | | 5.2 | На | ndling of Target Access Issues | 16 | | 5.3 | Tro | publeshooting Target Stability issues | 16 | | 5. | 3.1 C | onsiderations | 16 | | 5. | 3.2 Te | echniques for isolating causes | . 16 | | 5.4 | os | S Awareness / Kernel Module Debugging | . 17 | | 5.5 | Tro | oubleshooting Simics Simulated Target | . 18 | | fa | | Connection fails with error message: "E-2201 TCP/IP Socket initialization or connection Connection to host localhost:9123 failed, please verify server is running, and that the | | | ac | ldress | s and port are correct" | . 18 | | 6 | lss | ues and Limitations | . 18 | | 6.1 | Syı | mbol offset issue with GCC compiled firmware | . 18 | | 6.2 | Inte | el® Atom™ Processor Z35xx Support Limitations | . 19 | |------|-------------|--------------------------------------------------------------------------------------------------|------| | 6.3 | Inte | el® Atom™ Processor Z3xxx and E3xxx specific issues | . 20 | | 6.3 | 3.1 | Platform power management policy may limit debugger control of the target: | . 20 | | | 3.2<br>expe | Launching the debugger when the target is off or in a low-power state may cause cted behavior | . 20 | | 6.3 | 3.3 | Hardware Threads window may show no threads/partial threads/disabled threads | . 20 | | | 3.4<br>ate. | User-initiated Halt may occasionally return errors, especially if the target is in a low-pove 20 | ver | | 6.3 | 3.5 | Kernel module load configurations may be unreliable | . 20 | | 6.4 | Inte | el® Atom™ Processors N4200, N3350, x7-E3950, x5-39xx (Apollo Lake) | . 21 | | 6.4 | 4.1 | Re-connection to the target is not reliably working | . 21 | | 6.4 | 4.2 | Resuming the target after hitting software breakpoint is not reliably working | . 21 | | 6.5 | Oth | er Target-specific issues: | . 21 | | 6. | 5.1 | OpenOCD* Debug does not support Linux* OS awareness windows | . 21 | | 6. | 5.2 | 3 <sup>rd</sup> generation Intel® Core™ Processor support only available on request | . 21 | | 6. | 5.3 | Functional differences of 60-pin vs. 10-pin JTAG | . 22 | | 6. | 5.4 | Platform reset policy may inhibit debugger operation | . 22 | | 6. | 5.5 | Platform security policy may inhibit debugger operation | . 22 | | | 5.6<br>bugg | Target power management and platform power policy on tablet systems may inhibit er operation | . 22 | | 6. | 5.7 | Platform reset implementation may limit debugger-initiated reset: | . 23 | | 6. | 5.8 | Platform reset implementation may limit ability to halt at reset vector: | . 23 | | 6. | 5.9 | There could be loss in control while doing stepping around reset | . 23 | | 6.6 | Ins | allation related issues | . 24 | | 6.0 | 6.1 | Intel® System Debugger is incompatible with the Intel® ITP II and/or PDT products | . 24 | | Inte | el® Sy | stem Debugger 2017 - Installation Guide and Release Notes | 3 | | | 6.6.2 | Sharedinfo.txt not writable | . 24 | |---|-------------------|--------------------------------------------------------------------------------------|------| | | 6.6.3<br>firewall | Network access for MasterFrame.HostApplication.exe blocked by Microsoft* Windows* 24 | ŧ | | | 6.6.4 | MSDIA DLL not registered | . 24 | | | 6.6.5 | XDB Grey unresponsive window | . 25 | | 6 | .7 Ge | neral Feature Limitations | . 25 | | | 6.7.1 | Debugging a module on the watchlist | . 25 | | | 6.7.2 | Using breakpoints | . 25 | | | 6.7.3 | Support for Intel® Atom™ processor bitfield editor register views | . 26 | | | 6.7.4 | Failure of initial debugger re-connection can lead to debugger hang | . 26 | | | 6.7.5 | Locals Window updates can be slow | . 26 | | | 6.7.6 | Kernel Threads Window Population Slow | . 26 | | | 6.7.7 | Debugger puts a Windows file system lock on symbol files | . 26 | | | 6.7.8 | Memory Reads with Uninitialized Memory | . 26 | | | 6.7.9 | Memory Writes to Uninitialized Memory | . 26 | | | 6.7.10 | Flash Writer disables pre-existing Breakpoints | . 27 | | | 6.7.11 | Master Flash Header Read/Write not supported for Intel® Atom™ Processor CE4200 . | . 27 | | | 7 Cha | ange History | . 27 | | 7 | .1 Inte | el® System Debugger 2017 Update 2 | . 27 | | | 7.1.1 | New Features | . 27 | | | 7.1.2 | Bug Fixes | . 28 | | 7 | .2 Inte | el® System Debugger 2017 Update 1 | . 28 | | 7 | .3 Inte | el® System Debugger 2017 Initial Release | . 28 | | | 7.3.1 | EFI Script: | . 28 | | | | | | | 7.3. | 2 | System Management Mode (SMM) debug support | 29 | |------|------|--------------------------------------------|----| | 7.3. | 3 | Single Startup | 29 | | 8 | Attr | ibutions | 29 | | 9 | Disc | claimer and Legal Information | 31 | #### 1 Introduction This Intel® System Debugger 2017 release provides a Windows\* 7 or 8 hosted cross-debug solution for software developers to debug kernel sources and dynamically loaded drivers and kernel modules on devices based on the Intel® architecture. It does so using one of the supported JTAG target probes listed under the System Requirements. Beyond the JTAG communication device the debugger also offers convenient and in-depth access to underlying hardware properties through a powerful graphical user interface (GUI). This makes it an ideal assistant for initial platform bring-up, firmware, BIOS, OS and device driver debugging. A set of features providing in-depth access to the development platform complete the offering for system developers: - Execution trace support using LBR (last branch record), RTIT (real-time instruction tracing and Intel® PT (Intel® Processor Trace) for identifying incorrect execution paths or memory accesses - Support for UEFI firmware debug via JTAG as well as EDKII (EFI Development Kit) debug agent - Graphical representation of the page translation table with full access of the descriptor tables - Flashing Support available upon request These debugger capabilities minimize the time it takes to isolate and correct platform and system level problems. This document provides system requirements, installation instructions, issues and limitations, and legal information. #### Note: Intel® System Studio is available both with and without the Intel® System Debugger. The Intel® System Studio without JTAG distributions are clearly labeled as such. To find out more about the installation and purchase options, please go to <a href="https://software.intel.com/en-us/intel-system-studio/try-buy">https://software.intel.com/en-us/intel-system-studio/try-buy</a>. #### 1.1 Technical Support and Documentation The default installation directory of the Intel® System Studio including the Intel® System Debugger, in the following also called <INSTALLDIR>, is ``` C:\Program Files (x86)\IntelSWTools\ ``` This installation directory can be specified by the user with a 'Custom' installation. The product however is being installed in a fixed directory structure below <INSTALLDIR>. All documentation about the Intel® System Debugger 2017 and its components can be found under ``` <INSTALLDIR>\documentation 2017\en\debugger\iss2017\system debugger ``` An overview document with getting started information about all components included in the Intel® System Debugger (system debug, system trace and WidDbg extension) is located at: ``` <INSTALLDIR>\documentation 2017\en\debugger\iss2017\overview.html ``` If you did not register your debugger during installation, please do so at the <a href="Intel® Software">Intel® Software</a> <a href="Development Products Registration Center">Development Products Registration Center</a>. Registration entitles you to free technical support, product updates and upgrades for the duration of the support term. To submit issues related to this product please visit the <u>Online Service Center</u> webpage and submit issues under the product **Intel(R) System Studio**. Additionally you may submit questions and browse issues in the Intel® System Studio User Forum. For information about how to find Technical Support, product documentation and samples, please visit <a href="http://software.intel.com/en-us/intel-system-studio">http://software.intel.com/en-us/intel-system-studio</a>. **Note:** If your distributor provides technical support for this product, please contact them for support rather than Intel. #### 1.2 Product Contents - Intel® System Debugger 2017 for System Debug and System Trace - Eclipse\* 4.4 Luna, Eclipse\* CDT and additional debug extensions - Intel® Dfx Abstraction Layer (Intel® DAL) v1.9.9114 - Open IPC Debug Library v1.1706 - Intel® ITP XDP3 Driver 2.0.3.0 - Intel® DCI Driver 1.6.0.0 ## 2 What's New in Intel® System Debugger 2017 Update 3 #### 2.1 New Features - Providing information to the users about breakpoint re-application after target reset - Updated Intel® DFx Abstraction Layer (Intel® DAL) - IO port based reset shows now an information which port writes were executed. - Improved System Table discovery for LoadDXEModules function. - The Target Access Module hang detection timeout can now be configured in the options dialog. Especially for server platforms with a large number of threads increasing the timeout helps to identify real target access module hangs. - Intel® Processor Trace Plugin added support for multiple configuration tables and regions. #### 2.2 Bug Fixes - Providing an appropriate message if a target access call is taking a long time instead of trying to abort the call - Fixed crash during usage of the LoadPEIM function if PEI modules were built in release mode - IO port based reset does not use to default reset method anymore but do a port based reset. # 3 System Requirements If you have any doubts about installation requirements, please check the Prerequisites Guide #### 3.1 Host Software Requirements - 1. Microsoft\* Windows\* 7, 8 64bit. - 64bit Java runtime environment (JRE) 1.7 or newer to use the Eclipse\* framework. In a web browser, access <u>www.java.com</u>, and download and install JRE 1.7 or higher. Ensure that the Java runtime environment is 64 bit. (Go to <a href="http://www.java.com/en/download/manual.jsp">http://www.java.com/en/download/manual.jsp</a> and select "Windows Offline (64-bit)"). #### 64-bit host system: - 3. Microsoft .NET Framework 4 (dotNetFx40\_Full\_x86\_x64.exe) - 4. Microsoft .NET Framework 3.5 SP1 runtime (pre-installed by default on Microsoft\* Windows\* 7) - 5. Microsoft Visual C++ 2008 Redistributable Package version 9.0.30729 (vcredist9\_x86\_x64.exe) - Microsoft Visual C++ 2010 SP1 Redistributable Package version 10.0.30319 (vcredist10\_x86\_x64.exe) - 7. Microsoft Visual C++ 2012 Redistributable Package version 11.0.61030 (vcredist\_x64.exe) Microsoft\* Visual Studio\* redistributables will be installed automatically if they are not found on the system. #### 3.2 Target Software Requirements The target platform should be based on one of the following environments: - Bare metal, BIOS, firmware environment - Yocto Project\* 1.4 1.6 on - o Intel® Atom™ Processor Z5xx, E6xx, N2xxx, D2xxx, E3xxx, C2xxx - o Intel® Quark™ SoC X1xxx - o 4th Gen or newer Intel® Core™ Processor - Android\* 4.0.x -4.4.x on - Intel® Atom™ Processor Z2400, Z2500, Z2700, Z3680, Z37xx - o 4th Gen Intel® Core™ U-Processor Line - Wind River\* Linux\* 4, 5, 6 on - Intel® Atom™ Processor Z5xx, E6xx, N2xxx, D2xxx, E3xxx, C2xxx - o 4th Gen Intel® Core™ Processors - Tizen\* IVI 2.x, 3.x on - o Intel® Atom™ Processor E3xxx #### 3.3 Host Hardware Requirements - Second generation Intel® Core™ i5 processor or Intel® Core™ i7 processor. - 2GB RAM - 10GB free disk space for all product features and all architectures - USB 2.0 host interface #### 3.4 Target Hardware Requirements - Intel® In-Target Probe eXtended Debug Port - JTAG Device - o Intel® IT-XDP BR3 - TinCanTools\* FLYSWATTER2 http://www.tincantools.com/wiki/Compiling OpenOCD - o Olimex\* ARM-USB-OCD-H <a href="https://www.olimex.com/Products/ARM/JTAG/ARM-USB-OCD-H/">https://www.olimex.com/Products/ARM/JTAG/ARM-USB-OCD-H/</a> - One of the following target platforms: - Intel® development kit based on the Intel® Atom™ Processor N2xxx or Intel® Atom™ Processor D2xxx - o Intel® development kit based on the Intel® Atom™ Processor Z5xx - o Intel® development kit based on the Intel® Atom™ Processor E6xx - o Intel® development kit based on Intel® Atom™ Processor CE42xx - o Intel® development kit based on Intel® Atom™ Processor CE53xx - Intel® development kit based on Intel® Puma™ 6 Media Gateway - Intel® ITP-XDP3 JTAG Hardware Adapter only supports the following additional platforms: - o Intel® development kit based on Intel® Atom™ Processor C2xxx - o Intel® development kit based on Intel® Quark™ SoC X1000 - o Intel® development kit based on Intel® Atom™ Processor Z24xx, Z25xx, Z27xx - o Intel® development kit based on Intel® Atom™ Processor E38xx, Z3680, Z37xx - o Intel® Atom™ x7 Z8700 & x5 Z8500/X8400 processor series (Cherry Trail) - o Intel® development kit based on 3<sup>rd</sup>, 4<sup>th</sup>, 5<sup>th</sup> or 6<sup>th</sup> generation Intel® Core™ and Intel® Xeon™ Processor - o Intel® development kit based on 5th generation Intel® Core™ M Processor - TinCanTools\* FLYSWATTER2 and Olimex\* ARM-USB-OCD-H support the following platform - o Intel® Quark™ SoC X1000 **Note:** Please find more details about debugger startup support for specific JTAG probe and target CPU/Platform combinations under section *5.1 Starting the Debugger* #### 3.5 Ordering JTAG Device for Intel® System Debugger #### 3.5.1 Intel® ITP-XDP3 To order the Intel® ITP-XDP3 device, please - Go to <a href="https://designintools.intel.com/">https://designintools.intel.com/</a>, select the Debug Tools product category and add ITP-XDP BR3 to your cart. - 2. or contact the Hibbert Group\* at Intelvtg@hibbertgroup.com and request the VTG order form. We will also gladly assist with the ordering process. If you have any questions please submit an issue in the Intel® System Studio product of Online Service Center <a href="https://supporttickets.intel.com">https://supporttickets.intel.com</a> or send an email to <a href="mailto:IntelSystemStudio@intel.com">IntelSystemStudio@intel.com</a>. #### 3.5.2 Intel® SVT Closed Chassis Adapter To order the Intel® SVT Closed Chassis Adapter (CCA) device, please Go to <a href="https://designintools.intel.com/">https://designintools.intel.com/</a>, select the <a href="https://designintools.intel.com/">Debug Tools product category and For assistance with the ordering process or if you have any questions please submit an issue in the Intel® System Studio product of Online Service Center <a href="https://supporttickets.intel.com">https://supporttickets.intel.com</a> or send an email to <a href="mailto!IntelSystemStudio@intel.com">IntelSystemStudio@intel.com</a>. #### 3.5.3 TinCanTools\* FLYSWATTER2 Go to <a href="http://www.tincantools.com/wiki/Compiling\_OpenOCD">http://www.tincantools.com/wiki/Compiling\_OpenOCD</a> #### 3.5.4 Olimex\* ARM-USB-OCD-H Go to https://www.olimex.com/Products/ARM/JTAG/ARM-USB-OCD-H/ The following pin adapter was used to connect the Intel® System Debugger to the Intel® Quark™ SoC board: https://www.olimex.com/Products/ARM/JTAG/ARM-JTAG-20-10/ #### 4 Installation #### 4.1 Installing JAVA Runtime Environment (JRE) The Intel® System Debugger 2017 on Windows\* requires an existing Java JRE 64-bit 1.7 or higher to install. If JAVA is not installed on the default location you need to add it to the Windows PATH environment variable manually. To download and install JRE 1.7 or higher go to <a href="http://www.java.com/en/download/manual.jsp">http://www.java.com/en/download/manual.jsp</a> and select "Windows Offline (64-bit)". #### 4.2 Note on Microsoft\* Visual Studio generated UEFI debug The debugger is dependent on a shared library provided by Microsoft\* for access to debug information generated with the Microsoft\* compiler. In some cases this library will not be correctly registered on the host system, which will lead to an error message when trying to load symbols for modules (e.g. EFI modules) that are compiled using the Microsoft\* toolchain. The user can resolve this issue by manually registering the correct library using an administrator command prompt. #### From a command line window go to: C:\Program Files (x86)\Common Files\microsoft shared\VC #### Run: regsvr32 msdia90.dll if the msdia90.dll file is not found there, reinstall the Microsoft\* Visual C++ 2008 Redistributable Package after downloading it from Microsoft's website #### 4.3 Product Installation (Online Installer) The Intel® System Debugger 2017 on Windows\* host component of the Intel® System Studio 2017 is available as part of a downloadable online installer. If you only intend to install the Intel® System Debugger you can thus reduce the package size that is downloaded for the actual install. Using the online installer requires to be connected to the internet and that https protocol based component downloads are permitted by your firewall. Double-click on the executable file (system\_studio\_2017.0.xxx\_online.exe) to begin installation. And follow the installer guidance. #### The default installation directory is C:\Program Files (x86)\IntelSWTools\System Debugger 2017\ #### 4.4 Product Installation (Full Product) The Intel® System Debugger 2017 on Windows\* is part of the Intel® System Studio 2017 downloadable installer. Double-click on the executable file (system\_studio\_2017.0.xxx.exe) to begin installation and follow the on-screen instructions. If you have any doubts about installation requirements, please check the Prerequisites Guide The default installation directory is C:\Program Files (x86)\IntelSWTools\System Debugger 2017\ #### 4.5 Installing Intel® XDP3 JTAG Probe The Intel® ITP-XDP3 driver is automatically installed as part of the Intel® System Debugger installation process. #### 4.6 Uninstalling the Product In the Windows\* Control Panel, select Add/Remove Application and choose the Intel® System Studio 2017 To also uninstall the Intel® ITP-XDP3 driver please select Windows Driver Package – Intel Corporation ... ITP\_ON\_USB as well. # 5 Intel® System Debugger Usage Notes ## 5.1 Starting the Debugger #### 5.1.1 Using Windows\* start menu In the Windows\* start menu select All Programs > Intel System Studio 2017 > Intel System Debugger and launch one of the startup scripts that best fits your setup: #### System Debugger Demo Application Allows basic debugging of a little demo application running under Simics. #### • System Debugger for Intel Atom processor Allows the user to debug Intel Atom Processors/Platforms using the Intel® ITP-XDP3 device with support of: - Intel Puma 6 Media Gateway CE26xx (Cat Mountain) - Intel Media Processor CE42xx (Groveland) - Intel Media Processor CE53xx (Berryville) - Intel Atom Processor E6xx (Tunnel Creek) - o Intel Atom Processor E6xx (Tunnel Creek) overlay - Intel Atom Processor Z5xx (Silverthorne) - Intel Atom Processor E3805, E382x, Z3680 2 cores (Valleyview) - o Intel Atom Processor E384x, Z37xx 4 cores (Valleyview) - Intel Atom Processor x5-Z8xxx, x7-Z8700 (Cherry Trail) With using the Intel® ITP-XDP3 (MOFD) and Intel® ITP-XDP3B (MOFD) JTAG probes the following processors are supported: - Intel Atom Processor Z35xx (Anniedale/Moorefield) - Intel Quark SoC X10xx (Clanton) Allows the user to debug Intel Atom Processors/Platforms using Intel(R) DCI USB 3.x Debug Class with support of: o Intel Atom Processors N4200, N3350, x7-E3950, x5-39xx (Apollo Lake) #### System Debugger for Intel Core processor Allows the user to debug Intel Atom/Core Processors/Platforms using the Intel® ITP-XDP3 device with support of: - Intel Atom Processor C2xxx (Avoton) - Intel Atom Processor Z34xx (Tangier) - 3<sup>rd</sup> Gen Intel Core Processors (Ivy Bridge) - 4<sup>th</sup> Gen Intel Core Processors (Haswell) - o 4th Gen Intel Core U-Processor Line (Haswell ULT) - 5<sup>th</sup> Gen Intel Core Processor (Broadwell) - o 6<sup>th</sup> Gen Intel Core Processor (Skylake) - o 7<sup>th</sup> Gen Intel Core Processor (Kaby Lake) Allows the user to debug Intel Core Processors/Platforms using the Intel® SVT Closed Chassis Adapter (DCI-OOB) device with support of: o 6<sup>th</sup> Gen Intel Core Processor (Skylake) Allows the user to debug Intel Core Processors/Platforms using Intel(R) DCI USB 3.x Debug Class with support of: - 7th Gen Intel Core processor (Kaby Lake) / Intel 100 Series chipset (Skylake PCH-H) - 7th Gen Intel Core processor (Kaby Lake) / Intel 200 Series chipset (Kaby Lake PCH-H) ### • System Debugger OpenOCD Launches the debugger for connection to Intel Quark SoC using the OpenOCD\* interface. #### System Debugger UEFI Agent Allows the user to debug UEFI BIOS over serial connection. See Agent Based UEFI Debugging for more details. #### 5.1.2 Using startup scripts in installation directory Alternatively to invoking the Windows\* Start menu debugger startup scripts you can also run the following batch scripts from the ``` C:\Program Files (x86)\IntelSWTools\System Debugger 2017\system debugger\ ``` Installation directory. • start xdb Atom products.bat Same functionality and support as for the Windows Start menu debugger script *System Debugger for Intel Atom processor* (see details above in section 5.1.1). • start xdb Core products.bat Same functionality and support as for the Windows Start menu debugger script *System Debugger for Intel Core processor* (see details above in section 5.1.1). • start xdb UEFI agent.bat Same functionality and support as for the Windows Start menu debugger script *System Debugger UEFI Agent* (see details above in section 5.1.1). • start xdb gdb remote.bat Same functionality and support as for the Windows Start menu debugger script System Debugger System Debugger OpenOCD (see details above in section 5.1.1). #### 5.2 Handling of Target Access Issues Please ensure that the target system is running a recent firmware version allowing JTAG debugging. If a "no threads found" error message appears, and applying the restart recipe (see below) doesn't help the situation, please contact customer support for that specific platform. If target access issues occur, please apply the following recipe for a complete reset of all the components that take part in JTAG debugging, in this order: - 1. Close the debugger. - 2. Unplug **both** the USB and power connectors from the XDP3 probe **at the same time**, so no cable is connected to the XDP3 probe anymore. - 3. Using the task manager, kill the process MasterFrame.HostApplication.exe - 4. Power off the target system. - 5. Plug the USB and power connectors back into the XDP3 probe. - 6. Power on the target system. - 7. Start the debugger. #### 5.3 Troubleshooting Target Stability issues #### 5.3.1 Considerations The Intel® System Debugger requires a great deal of data to construct a full source-level view of the target state. For a simple operation such as step, there can be tens to hundreds of individual accesses to target state. In the case where one of these accesses crashes the target, it can be difficult to identify the exact root cause. #### 5.3.2 Techniques for isolating causes #### 1. Close as many GUI panels as possible Each panel in the debugger (e.g., the registers panel, MSR panel, etc.) is self-updating. If many panels are open, then there are many target accesses. Closing panels is one way to isolate which functional group is causing the problem. #### 2. Use the TCI LOG flag to turn on API logging The debugger can log all transactions made to the communication backend. Although this information is primarily intended for developers, it may also be useful for identifying root causes of stability issues. Enable logging by setting the environment variable TCI\_LOG=1. For example, you can edit the $start\_xdb\_Core\_products.bat$ startup script to include the command ``` set TCI LOG=1. ``` On request from you Intel support team you may additionally include the command set ENGINE\_LOG=1, which will however slow down debugger startup considerably to provide very detailed logs. This technique causes a log file to be created in the folder C:\users\<name>\.sysdbg 2017, where <name> is the user login. #### 5.4 OS Awareness / Kernel Module Debugging The Linux\* OS awareness pulldown menu allows visibility of all currently active kernel threads. It also provides the ability to view a list of all currently loaded kernel modules with status information and memory location of initialization methods and cleanup methods. Setting whether to stop the target and commence debugging a kernel module on module load, initialization or cleanup/exit allows to start debugging a kernel module and loading its symbolic information. You can then set your breakpoints at the function entry points of the kernel module you want to debug, release the target using the *run* command and trigger an event that will cause the breakpoint to be hit to start your actual debug session. You do not need to select kernel modules that are already loaded, but can add additional kernel module names to the list of kernel modules that are monitored and have the debugger stop at load, initialization or cleanup just as it would with the kernel modules that are already populated in the OS awareness pulldown menu as they were loaded during the Linux\* OS boot process. To debug kernel modules the following steps additional to selecting or adding a kernel module in the module list are necessary. In a debugger script or in the debugger console window enter the following commands: #### SET DIRECTORY "<kernel module path>" This path setting is necessary to enable the automatic source and symbol info mapping upon kernel module load as described above. To use this feature for runtime loaded kernel module debugging you will need to have the kernel module xdbntf.ko running and installed on the target device. The folder <INSTALL-DIR>\system\_studio\_2017.0.xxx\debugger\system\_debugger\kernel-modules\xdbntf contains code to generate a Linux\* kernel module that enables kernel module debugging with the Intel® System Debugger. For generation simply transfer these files to your target system and invoke make. This will generate the kernel object **xdbntf.ko**. To enable module debugging this object has to be loaded prior to starting the debugger via the command **insmod xdbntf.ko**. After finishing the debug session, the module can be unloaded with **rmmod xdbntf**. #### 5.5 Troubleshooting Simics Simulated Target 5.5.1 Connection fails with error message: "E-2201 TCP/IP Socket initialization or connection failed: Connection to host localhost:9123 failed, please verify server is running, and that the address and port are correct" The error indicates that the Intel® System Debugger could not connect to the Simics software. This can be caused by: - 1. There is a local firewall running which permits TCP accesses to localhost:9123 - 2. The license for Simics is expired. Either update to the latest version of Intel® System Debugger or contact technical support. #### 6 Issues and Limitations #### 6.1 Symbol offset issue with GCC compiled firmware When debugging GCC compiled firmware the automatic symbol load feature loads the symbols to the wrong offset. Symbols need to be reloaded to the correct offset manually: Command "efi loadthis" shows the path to loaded symbol file. #### Example: > efi loadthis INFO: Searching backwards from 0x0000000077AC7000 to 0x00000000779C7000 for PE/COFF header (semantics=MEM align=0x00001000 range=0x00100000) INFO: Found PE/COFF module at 0x0000000077AC7000 - 0x0000000077AD72A0 Entrypoint: 0x0000000077AC72AF (size: 66208 bytes) INFO: Successfully loaded debug symbols found at offset 0x000000077AC6FC0 instead of 0x000000077AC7000: C:\uefi\_64\_gcc\Build\VIv2TbltDevicePkg\DEBUG\_GCC46\X64\VIv2TbltDevicePkg\SmBiosMiscDxe\SmBiosMiscDxe\SmBiosMiscDxe\DEBUG\MiscSubclass.debug Use eval command to get the module entry point address. #### Example: > eval \_ModuleEntryPoint \_ModuleEntryPoint [ at address 0x000000077AC728F ] : type procedure is not evaluatable [\\_MODULEENTRYPOINT] **NOTE!** The default module entry point function name may change from module to module. Check the module code to find the correct entry point function name. If evaluated entry point doesn't match the one shown by efi loadthis command, the symbols need to be reloaded to an adjusted address. Reload the module symbol file with the correct offset: LOAD /NOLOAD /OFFSET = <offset> OF <filename> Where <filename> is the path to the module symbol file from efi loadthis command result print. Where <offset> is original load address + (original entry point address - evaluated entry point address) Example: To get the adjustment subtract evaluated address from the original entry point address: 0x000000077AC72AF - 0x000000077AC728F = 0x20. Add the adjustment to the original module load address = 0x000000077AC6FC0 + 0x20 #### 6.2 Intel® Atom™ Processor Z35xx Support Limitations - IO breakpoints are not working - Reset break is currently not supported - No power management support due to hardware limitations. Ensure that all OS power management is disabled, including low power C-states, and sleep states (S0iX and S3) - Only supported on Windows\* host - The target needs to have the the eXtended Debug Port enabled (unlocked). #### 6.3 Intel® Atom™ Processor Z3xxx and E3xxx specific issues #### 6.3.1 Platform power management policy may limit debugger control of the target: The platform power-management policy may include power management of the CPUs, this may limit availability of debugger features when the threads are in a low-power state. Examples include: # 6.3.2 Launching the debugger when the target is off or in a low-power state may cause unexpected behavior The debugger needs to see all threads when connecting to the target in order to correctly initialize both the debugger state, and the debug resources in the target. The Debugger will report the number and type of threads observed during initialization (e.g. "INFO: Connected to Processor type: <name> (4 threads)") the user should confirm that this matches the expected configuration. Resetting the target (with the debugger running) should clear the issue and cause all expected threads to show up in the hardware threads window. #### 6.3.3 Hardware Threads window may show no threads/partial threads/disabled threads Hardware Threads window may show no threads/partial threads/disabled threads due to the CPUs appearing/disappearing from the JTAG scanchain, and/or showing up in the JTAG scanchain as "disabled". This condition should only happen when the target is in "run" state, when halted (e.g. from hitting a breakpoint) the debugger should correctly show all threads. \*if the debugger halts and all threads are not shown\* then the debugger is in an incoherent state and you may need to restart your debug session. # 6.3.4 User-initiated Halt may occasionally return errors, especially if the target is in a low-power state. Errors include "E-2201: Target has no active threads, this operation is not permitted." and "E-2201: Target did not halt execution." This condition occurs when the debugger attempts to halt the target, but the CPUs are asleep and therefore unresponsive to debugger commands. Workaround: manually bring the CPUs out of sleep (e.g. by fiddling with the tablet) \*or\* try repeatedly to halt via the debugger, after 2-3 tries the target typically wakes up. #### 6.3.5 Kernel module load configurations may be unreliable Due to limitations in silicon debug features, kernel module load notifications may not function correctly on Intel® Atom™ Processor Z3xxx and E3xxx based platforms. The following should be observed to work around this: - Software breakpoint in the target must be set prior to using xdbntf. The breakpoint should be in an unused/unreachable code location, it is not necessary that the breakpoint is ever hit, its purpose is to enable the Intel® System Debugger redirection logic in the Silicon, which will allow the kernel module notifications to function correctly. - in some cases the notification will only partially work: this will manifest as a hung system, with the Intel® System Debugger indicating a "running" state. In this case the user should manually halt the target, at which point the debugger will detect the notification, consume it, and resume target execution. #### 6.4 Intel® Atom™ Processors N4200, N3350, x7-E3950, x5-39xx (Apollo Lake) #### 6.4.1 Re-connection to the target is not reliably working Symptom: The connection to the target is sometimes failing if a previous established connection was disconnected. Power cycling of the target usually resolves the issue. #### 6.4.2 Resuming the target after hitting software breakpoint is not reliably working Symptom: Executing "run" command doesn't work reliably after software breakpoint is hit. The way to solve it is to either step after the breakpoint or remove the breakpoint. #### 6.5 Other Target-specific issues: #### 6.5.1 OpenOCD\* Debug does not support Linux\* OS awareness windows When using the OpenOCD\* backend for debugging Linux\* running on Intel® Quark™ SoC X1000, the following windows are not supported: - Linux\* Kernel Threads - Linux\* Kernel Module window - Page Table View #### 6.5.2 3<sup>rd</sup> generation Intel® Core<sup>™</sup> Processor support only available on request Intel® System Debugger support for the 3<sup>rd</sup> generation Intel® Core™ Processor code-named "Ivy Bridge" is currently only available on request. Please contact Intel® System Studio support via <a href="https://premier.intel.com">https://premier.intel.com</a> or <a href="mailto:IntelSystemStudio@intel.com">IntelSystemStudio@intel.com</a> to request the patch necessary to enable it. #### 6.5.3 Functional differences of 60-pin vs. 10-pin JTAG Some platforms (e.g. the Intel® Quark™ SoC X1000 based Galileo board) do not implement the full 60-pin debug port that is traditionally used on Intel systems, in this case the functionality of the debugger will be limited, especially in the following areas: - Detection of reset by the debugger - Initiation of reset by the debugger - Halting the target at the reset vector #### 6.5.4 Platform reset policy may inhibit debugger operation Some platforms implement reset in such a way that the debugger may not be able to gain control of the target immediately after reset. This impacts the debugger operation in the following ways: - The debugger may not be able to restore breakpoints after reset; the breakpoints may appear "enabled" in the GUI but will not in fact be enabled in the target. - The debugger will not halt automatically at the reset vector; if the user wishes to debug early in the boot process there will be no way to manually initiate a halt quickly enough. #### 6.5.5 Platform security policy may inhibit debugger operation In some platforms the security policy may disable JTAG access to the CPU, this is intended to prevent reverse-engineering. In this case the Intel® System Debugger will successfully connect to the target, however it will not be able to discover any CPUs on the JTAG bus, and will warn the user that no CPUs are available. To resolve this issue please ensure that that platform firmware has enabled access to the CPUs via JTAG, this is typically done by flashing a special "debug" firmware into the target. Also note that in some cases the CPU or CPU module may have physically disabled JTAG access, especially in production or near-production versions. In this case please work with the platform business unit to obtain JTAG-enabled hardware. # 6.5.6 Target power management and platform power policy on tablet systems may inhibit debugger operation On some tablet designs the platform architecture includes aggressive power-management of the CPU, this will impact debugger operation in that a CPU in a low-power state cannot be accessed via JTAG. This will manifest in a variety of ways: Error messages indicating that "no threads are available" - Error messages indicating that "target could not halt" - No threads displayed in the hardware threads window In general these problems will be mitigated by doing one or more of the following: - Ensure that the CPUs are in an active state when the debugger is first started (e.g. in early boot firmware where no power management is present) - Ensure that the OS has a workload that will inhibit low power states (e.g. play a video, run animated wallpaper, etc.) - Disable low-power states in the platform when possible (generally a BIOS setting) #### 6.5.7 Platform reset implementation may limit debugger-initiated reset: Debugger-initiated reset is not an industry standard feature, it is implemented using sideband signals on the 60-pin Intel XDP port, and it is subject to the reset implementation on the target system. Some targets may not reset reliably via the debugger's reset/restart feature, this will typically result in a message such as "WARNING: target did not halt after reset, forcing a halt" being displayed in the debugger console, followed by additional error messages. In this case the user may need to manually initiate a reset on the target via buttons, debug card, etc. #### 6.5.8 Platform reset implementation may limit ability to halt at reset vector: Halting the CPU at the reset vector (first instruction fetched) is a CPU/platform dependent feature and may be limited due to target implementation details. The main impact to the user is: - inability to debug early platform boot code due to a runaway target. In this case it may be necessary to build a special firmware with a hard-coded infinite loop early in the boot flow. - inability of the debugger to re-apply breakpoints after target reset. In this case the debugger may show breakpoints as "enabled" in the GUI, but they will not be installed in the target, the user should manually halt the target, disable, re-enable breakpoints to ensure they are applied correctly. #### 6.5.9 There could be loss in control while doing stepping around reset On some targets, there could be loss in control while doing stepping around reset. #### 6.6 Installation related issues #### 6.6.1 Intel® System Debugger is incompatible with the Intel® ITP II and/or PDT products The Intel® System Debugger uses a software component that is shared with the Intel® ITPII Platform Debug Toolkit product, and only a single instance of this component can be installed on a host system. Due to this limitation it is not possible to install both the Intel® System Debugger and ITPII / PDT on the same system. Note that install may not fail, however the host system will be left in an unknown state and neither product is guaranteed to work correctly. To resolve this issue uninstall all instances of the Intel® System Debugger and ITP II / PDT and then install only the product that you wish to use. #### 6.6.2 Sharedinfo.txt not writable The debugger is dependent on writing to a file called "sharedinfo.txt" which is normally installed at "c:\ProgramData\Intel\DAL\MasterFrame\sharedinfo.txt". Default security policy on the host system may cause this file to be read-only after Intel® System Studio installation. If this is the case then the user will observe an error message when connecting to the target. To resolve this issue either (a) run the debugger with administrator privileges or (b) change the permissions on this file (and any containing folders) to be writable. # 6.6.3 Network access for MasterFrame.HostApplication.exe blocked by Microsoft\* Windows\* firewall The debugger utilizes a server process to access the target, this "Masterframe" process will attempt to access the network when initializing, and this access may trigger a warning from the Microsoft\* Windows\* firewall. This is expected and the user should allow the access for the debugger to function correctly. #### 6.6.4 MSDIA DLL not registered The debugger is dependent on a shared library provided by Microsoft\* for access to debug information generated with the Microsoft\* compiler. In some cases this library will not be correctly registered on the host system, which will lead to an error message when trying to load symbols for modules (e.g. EFI modules) that are compiled using the Microsoft\* toolchain. The user can resolve this issue by manually registering the correct library using an administrator command prompt. #### From a command line window go to: C:\Program Files (x86)\Common Files\microsoft shared\VC #### Run: regsvr32 msdia90.dll if the msdia90.dll file is not found there, reinstall the Microsoft\* Visual C++ 2008 Redistributable Package after downloading it from Microsoft's website #### 6.6.5 XDB Grey unresponsive window On some hosts the System Debugger may come up with an empty gray unresponsive window. If this is observed then please verify that the Intel Remote Monitor opt-in dialog is not hidden behind the main window. If this dialog is present, clicking to dismiss it will allow the debugger to launch normally. #### 6.7 General Feature Limitations #### 6.7.1 Debugging a module on the watchlist The debugger will stop the target when a module on the watchlist gets loaded. Target will stop at the debug agent code and load the symbols for the module on the watchlist. To debug the module you need to browse to the module source files and set a breakpoint somewhere in the code. - 1. Add your module into the watchlist. - 2. Wait for the module to get loaded and target to stop. - 3. Open the "Source Files" window. The window is visible at the left side of the screen. - 4. Browse to module source code and set a breakpoint. - 5. Run the target. Execution stops at the breakpoint and you can debug the module. #### 6.7.2 Using breakpoints After reset, the breakpoints will get disabled in target even though they look enabled in the GUI. After target stops at a watchlist module load, the breakpoints need to be disabled and re-enabled for them to work. - 1. Open the breakpoints window. - 2. Disable breakpoint by unchecking the enable box. - 3. Re-enable breakpoint by checking the enable box. - 4. Run the target. #### 6.7.3 Support for Intel® Atom™ processor bitfield editor register views To receive information on how to access bitfield editor chipset register views for Intel® Atom™ Processors, please send an email to EmbeddedDevTools@intel.com for details. #### 6.7.4 Failure of initial debugger re-connection can lead to debugger hang In some cases when using the "start\_xdb\_Core\_products.bat" batch file, the debugger will hang when re-connecting to the target. This is typically observed when the initial connect attempt has failed (e.g. due to the CPUs or target being powered off). Workaround: always shut down the debugger and re-launch it when re-connecting to the target. #### 6.7.5 Locals Window updates can be slow The local window updates may be slow in many cases where it is evaluating many large structs or in scopes with many locals. If the slowness is noticed, it is recommended to close the locals window. #### 6.7.6 Kernel Threads Window Population Slow The Linux\* OS awareness plug-in for the Intel® System Debugger includes a Kernel Threads Window, that displays all current kernel threads and information about their state. When the Kernel Threads Window is opened it can take several seconds before the actual content is displayed. The initial window content of "No data." will disappear once kernel thread data is available. This can take up to 20 seconds. #### 6.7.7 Debugger puts a Windows file system lock on symbol files Currently when a symbol file is loaded in the debugger a file system lock is placed on this file to prevent other processes from deleting or modifying this file. If this lock is preventing you from recompiling your program, simply use the Unload feature found in the Load Dialog. Unloading a symbol file will release the file system lock and allow you to modify or delete the symbol file without exiting the debugger. #### 6.7.8 Memory Reads with Uninitialized Memory If any window other than the memory window is open on uninitialized memory (e.g. Assembly Window), memory read attempts may lead to the target entering an undefined state. #### 6.7.9 Memory Writes to Uninitialized Memory Memory writes to uninitialized or read-only memory (this includes setting software breakpoints or accessing memory mapped registers) can lead to a crash of the target or a loss of the target control. The debugger will not prevent these memory accesses when requested by the user (e.g. changing instructions in the disassembly window). #### 6.7.10 Flash Writer disables pre-existing Breakpoints Flashing the BIOS will disable all code breakpoints and data breakpoints you may have had set prior to using the flash writer. #### 6.7.11 Master Flash Header Read/Write not supported for Intel® Atom™ Processor CE4200 On the Intel® Atom™ Processor CE4200 the Master Flash Header serves as a road map for the contents of flash that are processed by security and host firmware. It contains the location and size of each element in the flash, as well as a list of host firmware images that the security processor will attempt to boot. Currently the flash writer plug-in for the Intel® System Debugger does not support writing or modifying the Master Flash Header. It is of course possible to use the terminal Master Flash Header commands mfhlist mfhinfo and mfhinit in conjunction with the Intel® System Debugger flash writer plug-in. mfhlist provides the location of the Master Flash Header entries and where the current platform boot configuration expects the various flash images to be put. It's output can be used as a guidance for setting the start address when using the flash writer plug-in. For NOR Non-Trusted Boot and NAND/eMMC Non-Trusted boot can be configured such that target boot is possible even if no Master Flash Header is present on the platform. eMMC Trusted Boot does require the presence of a Master Flash Header and requires that the actual memory layout does match its contents. Please read the Platform User Guide closely for further details on the Master Flash Header and its usage. # 7 Change History #### 7.1 Intel® System Debugger 2017 Update 2 #### 7.1.1 New Features - Added support for 7th Gen Intel Core processor family (Kaby Lake) - Added the platform breakpoint types: Shutdown Break and Machine Check Break - For code lines that are mapping to multiple assembly blocks the context menu provides now also the options "Go Here", "Set Current Location" and "Jump to assembler". - Improved the messaging for cases when no additional hardware breakpoints are available. - Updated Simics - The context menu in the assembler and source window allows now to set a software or hardware breakpoint explicitly. - The Script file: <installdir>scripts/startup.xdb was added to allow execution of commands automatically during startup of Intel® System Debugger - Variables are now marked as optimized out> if not available because of compiler optimizations and as <currently unavailable> if they are out of scope. - UEFI Buttons are loaded automatically. No need to manually execute efi.xdb anymore - Improved DWARF Version 4 debug information support. #### 7.1.2 Bug Fixes - Corrected masking of base addresses in paging structures. - Added correct handling of Memory Protection Key IDs in paging structures. - For the BATCH command the option /NOOUT was fixed. - Complex debug information decoding improved especially for Memory Reference Code (MRC) debugging. - Setting breakpoints on source lines that map to multiple assembly locations is working now also if the source file is not part of the first symbol file loaded. ## 7.2 Intel® System Debugger 2017 Update 1 No changes. #### 7.3 Intel® System Debugger 2017 Initial Release #### 7.3.1 EFI Script: New script "EFI.xdb" adds UEFI-specific helper buttons to the user interface to discover PEI/DXE phase debug symbols." In order to use the script, use either of these methods: - Via the menu of the debugger GUI: Click File -> Execute Command File and point it to the file "efi.xdb" which is contained in the debugger's "scripts" subdirectory. - Alternatively, on the debugger command line, use this command: BATCH "scripts/efi.xdb" This will add three new buttons to the debugger's toolbar: - LoadThis: This will parse memory around the current instruction pointer and load symbolic source information for the currently executing UEFI module. - LoadPEIMs: This will search the flash firmware volume and load debug information for all the PEI-phase modules. - LoadDXEModules: This will search DRAM for the system table, and load debug information for all the DXE-phase modules that have been loaded by the target up to this point. Please note that any of these commands may sometimes lead to the debugger's disassembly window showing "No data". This can be fixed by right clicking into the window and selecting "Reload" from the context menu. #### 7.3.2 System Management Mode (SMM) debug support Improved the support for SMM debugging (currently only available for Intel® DAL based target connections). See the <u>"Debugging System Management Mode" chapter</u> in the user documentation for details and usage instructions. - Special stepping handling for RSM (Return from System Management Mode) instruction: Stepping over the RSM instruction will now use SMM Exit Break (and not have the target freely running). - SMM Entry Break and SMM Exit Break available to set from the GUI: Use the "Platform" tab in the "Create Breakpoint" dialog. Also these special breaks can be set by commands SET BREAKPOINT ON "SMM Entry Break" or SET BREAKPOINT ON "SMM Exit Break", respectively #### 7.3.3 Single Startup Single startup, "xdb.bat" and "xdb.sh" are added. This provides a single interface to connect to different targets and platforms. The previous startup scripts are still present in case of issues with the new startup script. #### 8 Attributions Portions of this software were originally based on the following: - software copyright (c) 1999. IBM Corporation.. http://www.ibm.com. - software copyright (c) 1999, Sun Microsystems., http://www.sun.com. - the W3C consortium (http://www.w3c.org), - the SAX project (http://www.saxproject.org) - voluntary contributions made by Paul Eng on behalf of the Apache Software Foundation that were originally developed at iClick, Inc., software copyright (c) 1999. This product includes updcrc macro, Satchell Evaluations and Chuck Forsberg. Copyright (C) 1986 Stephen Satchell. This product includes software developed by the MX4J project (http://mx4j.sourceforge.net). This product includes ICU 1.8.1 and later. Copyright (c) 1995-2006 International Business Machines Corporation and others. Portions copyright (c) 1997-2007 Cypress Semiconductor Corporation. All rights reserved. This product includes XORP. Copyright (c) 2001-2004 International Computer Science Institute This product includes software from the book "Linux Device Drivers" by Alessandro Rubini and Jonathan Corbet, published by O'Reilly & Associates. This product includes hashtab.c. Bob Jenkins, 1996. # 9 Disclaimer and Legal Information No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps. The products and services described may contain defects or errors known as errata which may cause deviations from published specifications. Current characterized errata are available on request. Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at Intel.com, or from the OEM or retailer. Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm. Intel, the Intel logo, Xeon, and Xeon Phi are trademarks of Intel Corporation in the U.S. and/or other countries. Optimization Notice: Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice. Notice Revision #20110804 \*Other names and brands may be claimed as the property of others © 2017 Intel Corporation.