Skip To Main Content
Intel logo - Return to the home page

Sign In

Your username is missing
Your password is missing

By signing in, you agree to our Terms of Service.

Forgot your Intelusername orpassword?

Frequently Asked Questions

Do you work for Intel? Sign in here.

Don’t have an Intel account? Sign up here for a basic account.

My Tools

Select Your Region

Asia Pacific

  • Asia Pacific (English)
  • Australia (English)
  • India (English)
  • Indonesia (Bahasa Indonesia)
  • Japan (日本語)
  • Korea (한국어)
  • Mainland China (简体中文)
  • Taiwan (繁體中文)
  • Thailand (ไทย)
  • Vietnam (Tiếng Việt)

Europe

  • France (Français)
  • Germany (Deutsch)
  • Ireland (English)
  • Italy (Italiano)
  • Poland (Polski)
  • Spain (Español)
  • Turkey (Türkçe)
  • United Kingdom (English)

Latin America

  • Argentina (Español)
  • Brazil (Português)
  • Chile (Español)
  • Colombia (Español)
  • Latin America (Español)
  • Mexico (Español)
  • Peru (Español)

Middle East/Africa

  • Israel (עברית)

North America

  • United States (English)
  • Canada (English)
  • Canada (Français)
Sign In to access restricted content

Using Intel.com Search

You can easily search the entire Intel.com site in several ways.

  • Brand Name: Core i9
  • Document Number: 123456
  • Code Name: Alder Lake
  • Special Operators: “Ice Lake”, Ice AND Lake, Ice OR Lake, Ice*

Quick Links

You can also try the quick links below to see results for most popular searches.

  • Product Information
  • Support
  • Drivers & Software

Recent Searches

Sign In to access restricted content

Advanced Search

Only search in

Sign in to access restricted content.
  1. Intel® Products
  2. Intel® FPGA, SoC FPGA and CPLD
  3. Intel® FPGA Intellectual Property
  4. Digital Signal Processing IP Cores
  5. Video and Vision Processing Suite

The browser version you are using is not recommended for this site.
Please consider upgrading to the latest version of your browser by clicking one of the following links.

  • Safari
  • Chrome
  • Edge
  • Firefox

Video and Vision Processing Suite

The Intel® FPGA Video and Vision Processing Suite is a collection of next-generation Intel® FPGA intellectual property (IP) functions that you can use to facilitate the development of custom video and image processing designs. These Intel® FPGA IP functions are suitable for use in a wide variety of image processing and display applications, such as studio broadcast, video conferencing, AV networking, medical imaging, industrial inspections and robotics, smart city/retail and consumer.

Video and Vision Processing Suite Intel® FPGA IP User Guide ›

Intel® FPGA Streaming Video Protocol Specification ›

Video and Vision Processing Suite

  • Overview

The Video and Vision Processing Suite features IPs that range from simple building block functions such as clocked video and genlock suite, color space conversion, and mixer to sophisticated processing functions that can implement programmable scaling, arbitrary non-linear distortion correction, 3D look-up table, adaptive tone mapping and many more.

  • All the Video and Vision Processing IPs use Intel® FPGA streaming video data interfaces for video I/O, based on the industry standard AXI4-Stream protocol.
  • You can mix and match video and image processing IPs with your own proprietary IP.
  • Utilizing Intel® Agilex™ FPGA architecture – the Video and Vision Processing Suite is capable of processing 8K video at 60fps with four pixels in parallel at 600MHz.
  • Support for processing flexibility of 1-8 pixels in parallel.
  • Support for 1-4 color symbols per pixel and RGB and YCbCr 444, 422 and 420 color spaces.
  • Data precision of 8-16 bits per symbol.
  • Video fields with 1-16384 pixels in both height and width.

Avalon memory-mapped agent interfaces for runtime control and Avalon memory-mapped host interface for external memory usage allow push-button conversion in Intel Platform Designer to industry standard AXI4-S or AXI4-Stream memory mapped interfaces if required.

  • You can use Video and Vision Processing IP to build a custom video and image processing signal chain using the Platform Designer, as well as to automatically integrate embedded processors and peripherals and generate arbitration logic.

Features

Video and Vision Processing Suite Intel FPGA IP Functions

Intel FPGA IP Function

Description

Clocked Video Input (CVI) and Clocked Video Output (CVO)

The Clocked Video Interface IPs convert clocked video formats (such as BT656, BT1120, and DVI) to AXI4-Streaming video; and vice versa.

Full-Raster to Clocked Video Converter

Remaps pixel data and video timing information from Intel FPGA streaming full-raster protocol to clocked video format.

Clocked Video to Full-Raster Converter

Remaps pixel data and video timing information from clocked video format to Intel FPGA streaming full-raster protocol.

Full-Raster to Streaming Converter

Provides a seamless conversion between Intel FPGA streaming full-raster and Intel FPGA streaming video lite protocols.

Video Broadcaster

Broadcasts a single input video bus (in multiple formats) to multiple destinations.

Video Crosspoint

Routes discrete signals around an FPGA design under software control. An M inputs to N outputs data crosspoint for single bit signals.

Genlock Router / Profiler

Multi-channel genlock strobe extractor and router. This IP allows passing genlock timing signals to internal or external FPGA multi-rate video clock generators, to facilitate video input and output clock genlock and/or frame synchronization, based on video timing markers derived from video connectivity IP.

Video Timing Generator

Generates real-time video timing signals according to Full-Raster or Clocked Video standards.

Test Pattern Generator

Generates a video stream that contains a test pattern.

Clipper

Crops an active area from a video stream and discards the remainder.

3D LUT

Provides an efficient solution for video color space and dynamic range conversions, chroma-keying, and the creation of artistic effects.

Warp

Applies geometric corrections and arbitrary non-linear distortions to a real-time video stream.

Tone Mapping Operator

Corrects poorly exposed images and video to reveal invisible details.

Scaler

Resizes input video stream to produce output of a different height and or width.

2D FIR Filter

Implements a 3x3, 5x5, or 7x7 finite impulse response (FIR) filter on an image data stream to smooth or sharpen images.

Switch

Allows video streams to be switched in real time.

Mixer

Allows you to overlay video fields from multiple inputs on each other, either with or without alpha blending (transparency). Mixer is used for implementing text overlay and picture-in-picture mixing.

Chroma Resampler

Converts between the different chroma sampling formats available in the YCbCr color space, for example from 4:2:2 to 4:4:4 or 4:2:2 to 4:2:0.

Color Space Converter

Converts video data between color spaces such as RGB to YCbCr.

Color Space Converter II (CSC II)

Convert image data between a variety of different color spaces such as RGB to YCrCb.

Video Frame Buffer

Buffers video frames into external RAM. This IP supports double or triple-buffering with a range of options for frame dropping and repeating.

Protocol Converter

Converts between three interface protocols: Avalon streaming video, Intel FPGA streaming video lite variant and Intel FPGA streaming video full variant.

Pixels in Parallel Converter

Allows multiple pixels to be transmitted in a single clock cycle (beat). Converts from one value of pixels in parallel at the input interface to a higher or lower number of pixels in parallel at the output interface.

Guard Bands

Compares each color plane in the input video stream to upper and lower guard bands values. It replaces the pixel value falling outside of the guard bands by the respective guard band values.

Video Streaming FIFO

Provides a FIFO buffer storage solution with input and output interfaces compliant to the Intel FPGA streaming video protocol.

Deinterlacer

Converts interlaced video formats to progressive video format using a deinterlacing algorithm. Currently only supports "bob" algorithm ("weave," low-angle edge detection, 3:2 cadence detection and motion adaptive to be added in future).

Frame Cleaner

Removes and repairs the non-ideal sequences and error cases present in the incoming data stream to produce an output stream that complies with the implicit ideal use model.

Color Plane Sequencer

Changes how color plane samples are transmitted across the Intel FPGA video streaming protocol. This function can be used to split and join video streams, giving control over the routing of color plane samples.

Gamma Corrector

Allows video streams to be corrected for the physical properties of display devices.

Interlacer

Converts progressive video to interlaced video by dropping half the lines of incoming progressive frames.

Chroma Key Appends an additional alpha plane to each incoming pixel of video data. The alpha value attached is either constant or conditional depending on pixel value. This IP in conjunction with Mixer IP enables Chroma Key applications.
Stream Cleaner Fixes broken streams of video.
View all Show less

IP Quality Metrics

Basics

Year IP was first released

2021

Latest version of Intel® Quartus® software supported?

Yes

Status

Production

Deliverables

Customer deliverables include the following:

    Design file (encrypted source code or post-synthesis netlist)

    Timing and/or layout constraints

    Testbench or design example

    Documentation with revision control


Yes

    Yes

    Yes

    Yes

Any additional customer deliverables provided with IP

None

Parameterization GUI allowing end user to configure IP

Yes

IP is enabled for Intel FPGA IP Evaluation Mode Support

Yes

Source language

System Verilog

Testbench language

System Verilog

Software drivers provided

Yes

Driver operating system (OS) support

Bare metal

Implementation

User interface

Clocked Video (into relevant IPs), Avalon Streaming Video, Intel FPGA Streaming Full Faster, Intel FPGA Streaming Video, Intel Avalon Memory-Mapped

IP-XACT metadata

No

Verification

Simulators supported

VCS, VCS MX, Active-HDL, Riviera-PRO, Xcelium, Questa-Intel FPGA Edition, Questa

Hardware validated

Intel® Arria® 10 GX

Industry standard compliance testing performed

No

If Yes, which test(s)?

N/A

If Yes, on which Intel FPGA device(s)?

N/A

If Yes, date performed

N/A

If No, is it planned?

N/A

Interoperability

IP has undergone interoperability testing

Yes

If yes, on which Intel FPGA device(s)

Intel® Cyclone® 10, Intel® Arria® 10, Intel® Stratix® 10, Intel Agilex

Interoperability reports available

N/A

View all Show less

Related Links

Device Support

Video and Vision Processing Suite Intel® FPGA IP User Guide ›

Intel® FPGA Streaming Video Protocol Specification ›

Intel® FPGA IP Release Notes ›

Intel Tools for Media Software Developers ›

Embedded Vision Overview ›

Compare Products
  • Company Information
  • Our Commitment
  • Diversity & Inclusion
  • Investor Relations
  • Contact Us
  • Newsroom
  • Site Map
  • Jobs
  • © Intel Corporation
  • Terms of Use
  • *Trademarks
  • Cookies
  • Privacy
  • Supply Chain Transparency
  • Do Not Share My Personal Information

Intel technologies may require enabled hardware, software or service activation. // No product or component can be absolutely secure. // Your costs and results may vary. // Performance varies by use, configuration and other factors. // See our complete legal notices and disclaimers. // Intel is committed to respecting human rights and avoiding complicity in human rights abuses. See Intel’s Global Human Rights Principles. Intel’s products and software are intended only to be used in applications that do not cause or contribute to a violation of an internationally recognized human right.

Intel Footer Logo