Article ID: 000084335 Content Type: Troubleshooting Last Reviewed: 11/25/2013

Can Half-Rate DDR or DDR2 Altmemphy Datapaths be interleaved in Stratix III and Stratix IV devices?

Environment

BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

No, in Stratix® III and Stratix IV devices the half-rate resynchronization clock is cascaded from one DQ group to the next directly in the IOE. Hence Half-Rate Datapaths using the Altera Altmemphy Must Not be Interleaved with each other.

This Requirement does not effect Full-Rate Altmemphy Datapaths. Refer to AN 435: Using DDR and DDR2 SDRAM in Stratix III and Stratix IV Devices (PDF) for more information.

Related Products

This article applies to 1 products

Stratix® III FPGAs