Arria® V SX and ST SoC Errata

ID 683370
Date 7/14/2015
Public
Document Table of Contents

1.1.1.2. Hard Processor System Level 2 Cache Error Correction Code

Description

After enabling the L2 cache ECC feature, false ECC errors may occur.

Workaround

For affected devices, L2 cache ECC can be used and this issue avoided by setting the mpu_base_clk to a maximum frequency as follows:

  • Fast speed grade (-4) — 500 MHz
  • Mid speed grade (-5) — 400 MHz
  • Slow speed grade (-6) — 300 MHz
Note: If you are not using the L2 ECC feature, refer to the Arria V Device Datasheet for the maximum frequency of the mpu_base_clk.

Status

Affects: All Arria® V SX and ST devices

Status: Fixed in Rev C silicon

Table 2.  Device and Revision FixedThis table identifies the fixed silicon by die revision for each device.
Device Revision without Fix Revision with Fix
5ASXB3 Rev A & B Rev C
5ASXB5 Rev A & B Rev C
5ASTD3 Rev A & B Rev C
5ASTD5 Rev A & B Rev C
Figure 1. Altera Date Code Marking Format