Intel® MAX™ 10 Embedded Memory User Guide

ID 683431
Date 5/05/2023
Public
Document Table of Contents

11. Document Revision History for the Intel® MAX® 10 Embedded Memory User Guide

Document Version Changes
2023.05.05
  • Added new topics:
    • FIFO Functional Timing Requirements
    • SCFIFO ALMOST_EMPTY Functional Timing
  • Removed DCFIFO_MIXED_WIDTH information as it is not supported in Intel MAX 10 devices in the following topics:
    • FIFO IP Core Output Signals table in FIFO IP Core Signals for Intel MAX 10 Devices topic.
    • FIFO IP Core Parameters for Intel MAX 10 Devices table in FIFO IP Core Parameters for Intel MAX 10 Devices topic.
2021.09.17 Updated the description for Dual clock: use separate ‘input’ and ‘output’ clocks in Table: RAM: 2-Port IP Core Parameters for Intel® MAX® 10 Devices.
2018.06.12
  • Renamed the document as Intel MAX 10 Embedded Memory User Guide.
  • Added a new Topic: Memory Configurations for Single-Port Modes.
  • Updated the following Topics:
    • Byte Enable
    • RAM Blocks Operations
    • Port Width Configurations
  • Updated the following Tables:
    • Effects of Read Enable on Data Output Port
    • Simple Dual-port Memory Configurations for M9K Blocks.
    • RAM: 1-Port IP Core Output Signals
    • RAM: 1-Port IP Core Parameters for Intel MAX 10 Devices
    • RAM: 2-Port IP Core Parameters for Intel MAX 10 Devices
    • ROM: 1-Port IP Core Parameters for Intel MAX 10 Devices
    • ROM: 2-Port IP Core Parameters for Intel MAX 10 Devices
    • FIFO IP Core Output Signals
    • FIFO IP Core Parameters for Intel MAX 10 Devices
  • Updated for latest Intel branding standards.
Date Version Changes
February 2017 2017.02.21
  • Rebranded as Intel.
October 2016 2016.10.31
  • Added note stating that the memory initialization feature is supported in MAX 10 Analog and Flash feature options only.
November 2015 2015.11.02
  • Revised the title for the tables in the Embedded Memory Configuration topic.
  • Added a link to the MAX 10 FPGA Device Overview in the Consider Power-Up State and Memory Initialization topic.
  • Changes instances of Quartus II to Quartus Prime.
May 2015 2015.05.04
  • Updated 'Yes, use this file for the memory content data' parameter note for RAM:1-Port, RAM:2-Port, ROM:1-Port, and ROM:2-Port.
  • Added information about the internal configuration mode that supports memory initialization in 'Consider Power-Up State and Memory Initialization'
September 2014 2014.09.22 Initial release.