Nios® II Software Developer Handbook

ID 683525
Date 8/28/2023
Public
Document Table of Contents

10.6.1. Cache Implementation

When using the Nios® II core, the peripheral region is introduced, where there is a 32-bit address option. With Nios® II, for an uncached write, where bit 31 is set or in the peripheral memory region, the cache is bypassed. This behavior is the industry standard.