AN 866: Mitigating and Debugging Single Event Upsets in Intel® Quartus® Prime Standard Edition

ID 683869
Date 9/28/2021
Public
Document Table of Contents

1.6.2.1. Component FIT Rates

The Projected SEU FIT by Component report shows FIT for the following components:

  • SRAM embedded memory in embedded processors hard IP and M20K or M10K blocks
  • CRAM used for LUT masks and routing configuration bits
  • LABs in MLAB mode
  • I/O configuration registers, which the FPGA implements differently than CRAM and design flipflops
  • Standard flipflops the design uses in the address and data registers of M20K blocks, in DSP blocks, and in hard IP
  • User flipflops the design implements in logic cells (ALMs or LEs)