GTS Transceiver PHY User Guide

ID 817660
Date 4/01/2024
Public
Document Table of Contents

3.1.1. PMA Direct Supported Modes

The GTS PMA/FEC Direct PHY Intel FPGA IP currently supports the following PMA Direct modes:

  • NRZ modulation
  • Duplex, TX simplex and RX simplex modes for both PMA clocking and system PLL clocking with 8, 10, 16, 20, and 32 data widths.
  • Supports x2, x4, x6 and x8 bonding on the TX path
  • Supports configurable FIFO modes: PMA interface FIFO (elastic and register modes) and core interface mode (phase compensation)
Table 14.  PMA Direct Mode Support
Clocking Mode Double Width/Single Width Mode 22 PMA Interface Width PMA Interface FIFO (TX/RX) Core Interface FIFO (TX/RX)
System Clocking DW 8, 10, 16 ,20,32

Elastic/Elastic

Phase Compensation/Phase Compensation

SW 8, 10 ,16, 20, 32

Elastic/Elastic

Phase Compensation/Phase Compensation

PMA Clocking

DW 8, 10, 16, 20, 32

Register/Register

Phase Compensation/Phase Compensation

8, 10, 16, 20, 32

Register/Register

Elastic 23/Phase Compensation

8, 10, 16, 20, 32

Register/Register

Phase Compensation/Elastic23
8, 10, 16, 20, 32

Register/Register

Elastic23/Elastic23

SW 8, 10, 16, 20, 32

Register/Register

Phase Compensation/Phase Compensation

8, 10, 16, 20, 32

Register/Register

Elastic23/Phase Compensation

8, 10, 16, 20,32

Register/Register

Phase Compensation/Elastic23

8, 10, 16, 20, 32

Register/Register

Elastic23/Elastic23

For multiple lanes and TX deskew function, core interface FIFO must be set to phase compensation mode.

22 The Double width (DW) mode is when the Enable TX/RX double width transfer parameter in the GTS PMA/FEC Direct PHY Intel FPGA IP GUI is enabled. When it is enabled, you can clock the FPGA core logic with a half rate clock. Single width (SW) mode is when this parameter is not enabled.
23 Elastic mode is planned to be supported in a future Quartus® Prime Pro Edition software release.