Intel® MAX® 10 JTAG Boundary-Scan Testing User Guide

ID 683210
Date 11/01/2021
Public

2.1. JTAG Pins

Table 1.  JTAG Pin Descriptions
Pin Function Description
TDI Serial input pin for:
  • Instructions
  • Test data
  • Programming data
  • TDI is sampled on the rising edge of TCK
  • TDI pins have internal weak pull-up resistors.
TDO Serial output pin for:
  • Instructions
  • Test data
  • Programming data
  • TDO is sampled on the falling edge of TCK
  • The pin is tri-stated if data is not being shifted out of the device.
TMS Input pin that provides the control signal to determine the transitions of the TAP controller state machine.
  • TMS is sampled on the rising edge of TCK
  • TMS pins have internal weak pull-up resistors.
TCK The clock input to the BST circuitry.

All the JTAG pins are powered by the VCCIO of I/O bank 1B. In JTAG mode, the I/O pins support the LVTTL/LVCMOS 3.3-1.5V standards.