PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide

ID 683716
Date 9/01/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.1. Intel® Agilex™ I/O Sub-bank Interconnects

There are interconnects between the sub-banks which chain the sub-banks into a row. The following figures show how I/O lanes in various sub-banks are chained together to form the top and bottom I/O rows in various Intel® Agilex™ device variants. These figures represent the top view of the silicon die that corresponds to a reverse view of the device package. Each sub-bank is labeled with ID number to facilitate pin placement.

Figure 2. Sub-Bank Ordering with ID in Top I/O Row in Intel® Agilex™ AGF012 and AGF014, package R24A
Figure 3. Sub-Bank Ordering with ID in Bottom I/O Row in Intel® Agilex™ AGF012 and AGF014, package R24A
Figure 4. Sub-Bank Ordering with ID in Top I/O Row in Intel® Agilex™ AGF014, package R17A
Figure 5. Sub-Bank Ordering with ID in Bottom I/O Row in Intel® Agilex™ AGF014, package R17A
Figure 6. Sub-Bank Ordering with ID in Top I/O Row in Intel® Agilex™ AGF022 and AGF027 devices, package R25A
Figure 7. Sub-Bank Ordering with ID in Bottom I/O Row in Intel® Agilex™ AGF022 and AGF027 devices, package R25A