Intel® MAX® 10 FPGA Device Datasheet

ID 683794
Date 10/31/2022
Public
Document Table of Contents

Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications

Single Supply Devices Emulated LVDS_E_3R Transmitter Timing Specifications

Table 44.  Emulated LVDS_E_3R Transmitter Timing Specifications for Intel® MAX® 10 Single Supply DevicesEmulated LVDS_E_3R transmitters are supported at the output pin of all I/O banks.
Symbol Parameter Mode –C7, –I7 –A7 –C8, –I8 Unit
Min Typ Max Min Typ Max Min Typ Max
fHSCLK Input clock frequency (high-speed I/O performance pin) ×10 5 142.5 5 100 5 100 MHz
×8 5 142.5 5 100 5 100 MHz
×7 5 142.5 5 100 5 100 MHz
×4 5 142.5 5 100 5 100 MHz
×2 5 142.5 5 100 5 100 MHz
×1 5 285 5 200 5 200 MHz
HSIODR Data rate (high-speed I/O performance pin) ×10 100 285 100 200 100 200 Mbps
×8 80 285 80 200 80 200 Mbps
×7 70 285 70 200 70 200 Mbps
×4 40 285 40 200 40 200 Mbps
×2 20 285 20 200 20 200 Mbps
×1 10 285 10 200 10 200 Mbps
fHSCLK Input clock frequency (low-speed I/O performance pin) ×10 5 100 5 100 5 100 MHz
×8 5 100 5 100 5 100 MHz
×7 5 100 5 100 5 100 MHz
×4 5 100 5 100 5 100 MHz
×2 5 100 5 100 5 100 MHz
×1 5 200 5 200 5 200 MHz
HSIODR Data rate (low-speed I/O performance pin) ×10 100 200 100 200 100 200 Mbps
×8 80 200 80 200 80 200 Mbps
×7 70 200 70 200 70 200 Mbps
×4 40 200 40 200 40 200 Mbps
×2 20 200 20 200 20 200 Mbps
×1 10 200 10 200 10 200 Mbps
tDUTY Duty cycle on transmitter output clock 45 55 45 55 45 55 %
TCCS71 Transmitter channel-to-channel skew 300 300 300 ps
tx Jitter 72 Output jitter 1,000 1,000 1,000 ps
tRISE Rise time 20 – 80%, CLOAD = 5 pF 500 500 500 ps
tFALL Fall time 20 – 80%, CLOAD = 5 pF 500 500 500 ps
tLOCK Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration 1 1 1 ms

Dual Supply Devices Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications

Table 45.  Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for Intel® MAX® 10 Dual Supply DevicesEmulated LVDS_E_3R, SLVS, and Sub-LVDS transmitters are supported at the output pin of all I/O banks.
Symbol Parameter Mode –I6, –A6, –C7, –I7 –A7 –C8, –I8 Unit
Min Typ Max Min Typ Max Min Typ Max
fHSCLK Input clock frequency (high-speed I/O performance pin) ×10 5 300 5 275 5 275 MHz
×8 5 300 5 275 5 275 MHz
×7 5 300 5 275 5 275 MHz
×4 5 300 5 275 5 275 MHz
×2 5 300 5 275 5 275 MHz
×1 5 300 5 275 5 275 MHz
HSIODR Data rate (high-speed I/O performance pin) ×10 100 600 100 550 100 550 Mbps
×8 80 600 80 550 80 550 Mbps
×7 70 600 70 550 70 550 Mbps
×4 40 600 40 550 40 550 Mbps
×2 20 600 20 550 20 550 Mbps
×1 10 300 10 275 10 275 Mbps
fHSCLK Input clock frequency (low-speed I/O performance pin) ×10 5 150 5 150 5 150 MHz
×8 5 150 5 150 5 150 MHz
×7 5 150 5 150 5 150 MHz
×4 5 150 5 150 5 150 MHz
×2 5 150 5 150 5 150 MHz
×1 5 300 5 300 5 300 MHz
HSIODR Data rate (low-speed I/O performance pin) ×10 100 300 100 300 100 300 Mbps
×8 80 300 80 300 80 300 Mbps
×7 70 300 70 300 70 300 Mbps
×4 40 300 40 300 40 300 Mbps
×2 20 300 20 300 20 300 Mbps
×1 10 300 10 300 10 300 Mbps
tDUTY Duty cycle on transmitter output clock 45 55 45 55 45 55 %
TCCS73 Transmitter channel-to-channel skew 300 300 300 ps
tx Jitter 74 Output jitter (high-speed I/O performance pin) 425 425 425 ps
Output jitter (low-speed I/O performance pin) 470 470 470 ps
tRISE Rise time 20 – 80%, CLOAD = 5 pF 500 500 500 ps
tFALL Fall time 20 – 80%, CLOAD = 5 pF 500 500 500 ps
tLOCK Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration 1 1 1 ms
71 TCCS specifications apply to I/O banks from the same side only.
72 TX jitter is the jitter induced from core noise and I/O switching noise.
73 TCCS specifications apply to I/O banks from the same side only.
74 TX jitter is the jitter induced from core noise and I/O switching noise.