Intel® MAX® 10 FPGA Device Datasheet

ID 683794
Date 10/31/2022
Public
Document Table of Contents

I/O Pin Leakage Current

The values in the table are specified for normal device operation. The values vary during device power-up. This applies for all VCCIO settings (3.3, 3.0, 2.5, 1.8, 1.5, 1.35, and 1.2 V).

10 µA I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be the observed when the diode is on.

Input channel leakage of ADC I/O pins due to hot socket is up to maximum of 1.8 mA. The input channel leakage occurs when the ADC IP core is enabled or disabled. This is applicable to all Intel® MAX® 10 devices with ADC IP core, which are 10M04, 10M08, 10M16, 10M25, 10M40, and 10M50 devices. The ADC I/O pins are in Bank 1A.

Table 10.  I/O Pin Leakage Current for Intel® MAX® 10 Devices
Symbol Parameter Condition Min Max Unit
II Input pin leakage current VI = 0 V to VCCIOMAX –10 10 µA
IOZ Tristated I/O pin leakage current VO = 0 V to VCCIOMAX –10 10 µA
Table 11.  ADC_VREF Pin Leakage Current for Intel® MAX® 10 Devices
Symbol Parameter Condition Min Max Unit
Iadc_vref ADC_VREF pin leakage current Single supply mode 10 µA
Dual supply mode 20 µA