DisplayPort Intel® FPGA IP User Guide

ID 683273
Date 1/24/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.6.10. DPRX0_MSA_VSW

MSA vertical synchronization width register, DPRX0_MSA_VSW.

Address: 0x0029

Direction: RO

Reset: 0x00000000

Table 152.  DPRX0_MSA_VSW Bits

Bit

Bit Name

Function

31:15

Unused

14:0

VSW

Main stream attribute vertical synchronization width