R-Tile Intel® FPGA IP for PCI Express* IP Core Release Notes

ID 683311
Date 4/11/2024
Public

1.10. R-Tile IP for PCI Express IP Core v4.0.0

Table 19.  v4.0.0 2021.12.13
Quartus® Prime Version Description Impact
21.4

Added a parameter to the IP Parameter Editor to strip the ECRC field from a TLP payload.

You can choose to remove the ECRC field from the TLP payload when the R-Tile Intel FPGA IP for PCIe is configured in TLP Bypass mode.

Enhanced the IP Parameter Editor for the Configuration Intercept Interface (CII).

You are not required to configure default values for the CII ranges in the IP Parameter Editor. You can define the CII ranges as required for your design implementation.

Table 20.  R-tile Avalon Streaming IP for PCIe Support Matrix for Agilex™ 7 DevicesEP = Endpoint, RP = Root Port, BP = TLP Bypass. Support level keys: S = simulation, C = compilation, T = timing, H = hardware, N/A = configuration not supported.
Configuration PCIe IP Support Timing Support
EP RP BP -1 -2 -3
16-channel PIPE Direct SCT SCT SCT 500 MHz 500 MHz N/A
Gen5 x16 1024-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x16 1024-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen3 x16 1024-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen5 x8/x8 512-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x8/x8 512-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen3 x8/x8 512-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen5 x4/x4/x4 256-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x4/x4/x4 256-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen3 x4/x4/x4 256-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz