Intel® Quartus® Prime Standard Edition User Guide: Platform Designer

ID 683364
Date 12/15/2018
Public
Document Table of Contents

4.8.1. Packets to Transactions Converter Interfaces

Table 152.  Properties of Avalon® -ST Interfaces

Feature

Property

Backpressure

Ready latency = 0.

Data Width

Data width = 8 bits; Bits per symbol = 8.

Channel

Not supported.

Error

Not used.

Packet

Supported.

The Avalon® -MM master interface supports read and write transactions. The data width is set to 32 bits, and burst transactions are not supported.