Intel® Quartus® Prime Standard Edition User Guide: Platform Designer

ID 683364
Date 12/15/2018
Public
Document Table of Contents

4.12. Platform Designer System Design Components Revision History

The following revision history applies to this chapter:

Document Version Intel® Quartus® Prime Version Changes
2018.09.24 18.1.0 Initial release in Intel Quartus Prime Standard Edition User Guide.
2017.11.06 17.1.0
  • Changed instances of Qsys to Platform Designer.
  • Changed instances of AXI Default Slave to Error Response Slave.
  • Updated topics: Error Response Slave.
  • Updated Figure: Error Response Slave Parameter Editor.
  • Added Figure: Error Response Slave Parameter Editor with Enabled CSR Support.
  • Updated topics: CSR Registers and renamed to Error Response Slave CSR Registers.
  • Added topic: Error Response Slave Access Violation Service.
2016.05.03 16.0.0
Updated Address Span Extender
  • Address Span Extender register mapping better explained
  • Address Span Extender Parameters table added
  • Address Span Extender example added
2015.11.02 15.1.0 Changed instances of Quartus II to Quartus Prime.
2015.05.04 15.0.0 Avalon-MM Unaligned Burst Expansion Bridge and Avalon-MM Pipeline Bridge, Maximum pending read transactions parameter. Extended description.
December 2014 14.1.0
  • AXI Timeout Bridge.
  • Added notes to Avalon-MM Clock Crossing Bridge pertaining to:
    • SDC constraints for its internal asynchronous FIFOs.
    • FIFO-based clock crossing.
June 2014 14.0.0
  • AXI Bridge support.
  • Address Span Extender updates.
  • Avalon-MM Unaligned Burst Expansion Bridge support.
November 2013 13.1.0
  • Address Span Extender
May 2013 13.0.0
  • Added Streaming Pipeline Stage support.
  • Added AMBA APB support.
November 2012 12.1.0
  • Moved relevant content from the Embedded Peripherals IP User Guide.