RapidIO Intel FPGA IP User Guide

ID 683884
Date 9/15/2021
Public
Document Table of Contents

4.5.3.2. Input/Output Avalon® -MM Master Module Timing Diagrams

Below figures shows the timing dependencies. Both transaction requests are received on the RapidIO link and sent on to the Logical layer Avalon® -MM master module. If the RapidIO link partner is also an Intel® RapidIO IP core, the input/output avalon-MMslave module timing diagrams show the same transactions as they originate on the Avalon® -MM interface of the RapidIO link partner’s Input/Output Avalon® -MM slave module.

Figure 26. NREAD Transaction on the Input/Output Avalon® -MM Master Interface
Figure 27. NWRITE Transaction on the Input/Output Avalon® -MM Master Interface