RapidIO Intel FPGA IP User Guide

ID 683884
Date 9/15/2021
Public
Document Table of Contents

5.2.4. Packet and Error Monitoring Signal for the Transport Layer

Table 53.  Transport Layer Packet and Error Monitoring Signal
Signal Clock Domain Direction Description Exported by Platform Designer (Standard)
rx_packet_dropped Avalon® system clock Output Pulsed high one Avalon® clock cycle when a received packet is dropped by the Transport layer. Received packets are only dropped if the Avalon® -ST pass-through interface is not enabled in the variation. Examples of packets that are dropped include packets that have an incorrect destination ID, are of a type not supported by the selected Logical layers, or have a transaction ID outside the range used by the selected Logical layers. yes