Arria® V Device Handbook: Volume 2: Transceivers

ID 683573
Date 5/29/2020
Public
Document Table of Contents

4.11. Document Revision History

Table 69.  Document Revision History
Date Version Changes
January 2016 2016.01.28
  • Removed x8 from list of PCIe Gen2 supported devices in table "Transceiver PCS Features for Arria V Devices".
  • Removed x8 in "Number of Bonded Channels" row from Gen2 column in figure "PCIe Gen1 and Gen2 PIPE Datapath Configuration".
March 2015 2015.03.17
  • Removed fPLL information from the "Transceiver Clocking and Channel Placement Guidelines in XAUI Configuration" section.
  • Moved the Word Aligner block to the Receiver Standard PCS section in the "Transceiver Channel Datapath for XAUI Configuration" figure.
September 2014 2014.09.30
  • Removed the "Transceivers in a PCIe Hard IP Configuration" figure and replaced it with the "PCIe Gen1 and Gen2 PIPE Datapath Configuration" and "PCIe Gen1 and Gen2 Hard IP and PHY IP Core for PCI Express Datapath Configuration" figures.
  • Added specific channel placement guidelines in the "PCIe Supported Configurations and Placement Guidelines" section.
  • Added channel placement guidelines in the XAUI "Transceiver Channel Placement Guidelines" section.
  • Added another example to the "Transceiver Channel Placement Guidelines in a XAUI Configuration" figure.
  • Removed second note from the "Transceiver Clocking for XAUI Soft PCS Implementation" figure.
March 2014 2014.03.07
  • Updated the "Gigabit Ethernet" section.
  • Updated the "Rate Match FIFO" section in the "Gigabit Ethernet Transceiver Datapath" section.
  • Updated the XAUI "Transceiver Channel Placement Guidelines" section.
  • Added link to external reference in the "Deterministic Latency Protocols—CPRI and OBSAI" section.
May 2013 2013.05.06
  • Added link to the known document issues in the Knowledge Base.
  • Added x2 information to the "PIPE Transceiver Channel Placement Guidelines" section.
  • Removed the "Receiver Electrical Idle Inference" section.
  • Updated the figures in the "PCIe Supported Configurations and Placement Guidelines" section.
  • Added the "Transceiver Clocking Guidelines for Soft PCS Implementation" section.
March 2013 2013.03.15
  • Removed references to x2 channel configuration.
  • Changed references to the PCIe Specification to version 2.1.
  • Updated Table 4-1.
  • Updated Figure 4 -27.
  • Updated the "XAUI" section.
  • Updated the "XAUI Supported Features" section.
  • Updated the "Transceiver Clocking and Channel Placement Guidelines in XAUI Configuration" section.
  • Updated the "10GBASE-R" section.
  • Updated Figure 4-30.
  • Updated Figure 4-31.
  • Updated Figure 4-32.
  • Updated the "10GBASE-R Supported Features" section.
  • Updated the "10GBASE-R Transceiver Clocking" section.
November 2012 2012.11.19
  • Reorganized content and updated template.
  • Added the "XAUI" section.
  • Added the "PCI Express" section.
June 2012 1.2
  • Updated for the Quartus II software version 12.0.
  • Added the “Serial Digital Interface” section.
  • Added the “Gigabit-Capable Passive Optical Network (GPON)” section.
  • Added the “Serial Data Converter (SDC) JESD204” section.
  • Added the “SATA and SAS Protocols” section.
  • Updated Figure 4–2 and Figure 4–18.
  • Added Figure 4–19.
  • Updated Table 4–1, Table 4–8, and Table 4–9.
  • Updated the “CPRI Enhancements in Arria V Devices” section.
  • Added the “Serial RapidIO” section.
November 2011 1.1 Updated for the Quartus II software version 11.1.
August 2011 1.0 Initial release.