Arria® V Device Handbook: Volume 2: Transceivers

ID 683573
Date 5/29/2020
Public
Document Table of Contents

4. Transceiver Protocol Configurations in Arria V Devices

The dedicated transceiver physical coding sublayer (PCS) and physical medium attachment (PMA) circuitry supports the following communication protocols.
Table 57.  Transceiver PCS Features for Arria V Devices
PCS Support Data Rates (Gbps) Transmitter Datapath Receiver Datapath

PCI Express® (PCIe®) Gen1 (x1, x2, x4, and x8) and Gen2 (x1, x2, and x4)

2.5 (Gen1), 5 (Gen2)

The same as custom single- and double-width modes, plus the PHY interface for PCI Express (PIPE) 2.0 interface to the core logic

The same as custom single- and double-width modes, plus the rate match FIFO and PIPE 2.0 interface to the core logic

Gbps Ethernet (GbE)

1.25, 3.125

The same as custom single- and double-width modes

The same as custom single- and double-width modes, plus the rate match FIFO

Serial Digital Interface (SDI)

0.2733, 1.485, and 2.97

Phase compensation FIFO and byte serializer

Phase compensation FIFO and byte deserializer

SATA

1.5, 3.0, and 6.0

Phase compensation FIFO, byte serializer, and 8B/10B encoder

Phase compensation FIFO, byte deserializer, word aligner, and 8B/10B decoder

Common Public Radio Interface (CPRI)

0.6144, 1.2288, 2.4576, 3.072, 4.9152, 6.144, 9.830434

The same as custom single- and double-width modes, plus the transmitter (TX) deterministic latency

The same as custom single- and double-width modes, plus the receiver (RX) deterministic latency

OBSAI

0.768, 1.536, 3.072, 6.144

The same as custom single- and double-width modes, plus the TX deterministic latency

The same as custom single- and double-width modes, plus the RX deterministic latency

Serial RapidIO® (SRIO)

1.25, 2.5, 3.125

The same as custom single- and double-width modes

The same as custom single- and double-width modes

XAUI 3.125 Implemented using soft PCS Implemented using soft PCS
10GBASE-R 10.3125 Implemented using soft PCS Implemented using soft PCS
33 The 0.27 gigabits per second (Gbps) data rate is supported using oversampling user logic that must be implemented by the user in the FPGA core.
34 The 9.8304 Gbps CPRI implementation (supported with 10-Gbps channels only) is implemented using PMA Direct mode. The PMA interfaces with the FPGA fabric directly, so you must implement the required PCS functionality in user logic (soft PCS).