Arria® V Device Handbook: Volume 2: Transceivers

ID 683573
Date 5/29/2020
Public
Document Table of Contents

2.4. Document Revision History

The table below lists the revision history for this chapter.
Document Revision History
Date Version Changes
January 2016 2016.01.08
  • Updated the Table "Input Reference Clock Sources" to indicate fPLL to ATX PLL input refclk cascading.
  • Added a note to the "Fractional PLL (fPLL)" section.
March 2015 2015.03.17 Updated the note in the Table "Characteristics of x1, x6, and xN Clock Lines".
September 2014 2014.09.30
  • Updated the chapter to indicate that it is not recommended to use fractional PLL in fractional mode as a TX PLL or for PLL cascading.
  • Modified Figure: Three Transceiver Bank Channels Bonded Using the PLL Feedback Compensation Path for GZ Devices to indicate that fPLL does not support PLL feedback compensation when used as a TX PLL.
March 2014 2014.03.07
  • Updated the Table "Input Reference Clock Sources".
  • Updated the Figure "Input Reference Clock Source for CMU PLL Driving Channels with Serial Data Rates Beyond 6.5536 Gbps".
  • Updated the Table "Characteristics of x1, x6, and xN Clock Lines".
  • Updated the Figure "Four Bonded Transmitter Channels Driven by fPLL using x6 Clock Line Within a Transceiver Bank" to indicate that when fPLL is used as a transmit PLL, all transceiver channels need to be placed in one transceiver bank.
  • Updated the tables "Clock Path for Non-Bonded Configurations" and "Clock Path for Bonded Configurations".
  • Corrected an error in the "Quartus II-Software Selected Transmitter Datapath Interface Clock" section.
October 2013 2013.10.18
  • Updated "Input Reference Clocking" section.
May 2013 2013.05.06
  • Updated for Quartus II software version 13.0 feature support.
  • Updated "Input Reference Clocking" section for Arria V GZ devices.
  • Updated "Internal Clocking" section for Arria V GZ devices.
  • Updated "FPGA Fabric Transceiver Interface Clocking" section for Arria V GZ devices.
  • Added link to the known document issues in the Knowledge Base.
March 2013 2013.03.15
  • Updated Table 2-1: Input Reference Clock Sources
  • Updated Table 2-4: Characteristics of x1, x6, and xN Clock Lines
  • Updated Figure 2-8: x1 Clock Line Architecture (more than 6.5536 Gbps)
  • Updated "Transmitter Clock Network".
November 2012 2012.11.19
  • Reorganized content and updated template.
  • Updated for the Quartus II software version 12.1.
June 2012 1.2
  • Updated for the Quartus II software version 12.0.
  • Added basic clocking information from obsoleted “basics” chapter.
November 2011 1.1 Updated chapter for clarity and Quartus II software version 11.1.
August 2011 1.0 Initial release.