Agilex™ 7 FPGAs and SoCs Device Data Sheet: M-Series

ID 769310
Date 4/01/2024
Public
Document Table of Contents

GPIO-B Differential SSTL, HSTL, and HSUL I/O Standards Specifications

Table 26.  GPIO-B Differential SSTL, HSTL, and HSUL I/O Standards Specifications For specification status, see the Data Sheet Status table
I/O Standard VCCIO_PIO (V) VILdiff(DC) (V) VIHdiff(DC) (V) VILdiff(AC) (V) VIHdiff(AC) (V) VIX(AC) (V) VOX(AC) (V)
Min Typ Max Max Min Max Min Min Typ Max Min Typ Max
SSTL-1242 1.14 1.2 1.26 –0.15 0.15 –0.2 0.2 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12
HSTL-1242 1.14 1.2 1.26 –0.16 0.16 –0.3 0.3 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12
HSUL-1242 1.14 1.2 1.26 –0.2 0.2 –0.27 0.27 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12 0.5 × VCCIO_PIO – 0.12 0.5 × VCCIO_PIO 0.5 × VCCIO_PIO + 0.12
42 Each sub-bank can only support a single voltage tolerance. The VCCIO_PIO tolerance can be extended to ±5% if the entire GPIO-B sub-bank is operating in any of the following modes:
  • LVDS SERDES receiver mode with the use of 1.05 V, 1.1 V, 1.2 V True Differential Signaling input standard
  • PHYLITE mode
  • GPIO mode