Arria V Hard Processor System Technical Reference Manual

ID 683011
Date 12/02/2022
Public
Document Table of Contents

12.3. SDRAM Controller Memory Options

Bank selects, and row and column address lines can be configured to work with SDRAMs of various technology and density combinations.

Table 87.  SDRAM Controller Interface Memory Options

Memory Type

24

Mbits

Column Address Bit Width

Bank Select Bit Width

Row Address Bit Width

Page Size

MBytes

DDR2

256

10

2

13

1024

32

512

10

2

14

1024

64

1024 (1 Gb)

10

3

14

1024

128

2048 (2 Gb)

10

3

15

1024

256

4096 (4 Gb)

10

3

16

1024

512

DDR3

512

10

3

13

1024

64

1024 (1 Gb)

10

3

14

1024

128

2048 (2 Gb)

10

3

15

1024

256

4096 (4 Gb)

10

3

16

1024

512

LPDDR2

64

9

2

12

512

8

128

10

2

12

1024

16

256

10

2

13

1024

32

512

11

2

13

2048

64

1024 (1 Gb) -S2 25

11

2

14

2048

128

1024 (1 Gb) -S4 26

11

3

13

2048

128

2048

(2 Gb) - S2 25

11

2

15

2048

256

2048

(2 Gb) -S4 26

11

3

14

2048

256

4096

(4 Gb)

12

3

14

4096

512

24 For all memory types shown in this table, the DQ width is 8.
25 S2 signifies a 2n prefetch size
26 S4 signifies a 4n prefetch size